# **Central Processing Unit**

## CENTRAL PROCESSING UNIT

- Introduction
- General Register Organization
- Stack Organization
- Instruction Formats
- Addressing Modes
- Data Transfer and Manipulation
- Program Control
- Reduced Instruction Set Computer (RISC)

# MAJOR COMPONENTS OF CPU

#### **Storage Components:**

Registers Flip-flops

### **Execution (Processing) Components:**

Arithmetic Logic Unit (ALU):

Arithmetic calculations, Logical computations, Shifts/Rotates

## **Transfer Components:**

Bus

# **Control Components:**

**Control Unit** 



# GENERAL REGISTER ORGANIZATION



# OPERATION OF CONTROL UNIT

The control unit directs the information flow through ALU by:

- Selecting various Components in the system
- Selecting the Function of ALU

**Example**: R1 <- R2 + R3

[1] MUX A selector (SELA): BUS A ← R2

[2] MUX B selector (SELB): BUS B ← R3

[3] ALU operation selector (OPR): ALU to ADD

[4] Decoder destination selector (SELD): R1 ← Out Bus

**Control Word** 

| 3    | 3    | 3    | 5   |
|------|------|------|-----|
| SELA | SELB | SELD | OPR |

Encoding of register selection fields

| <u> </u>       |       |       |      |
|----------------|-------|-------|------|
| Binary<br>Code | SELA  | SELB  | SELD |
| 000            | Input | Input | None |
| 001            | Ř1    | Ř1    | R1   |
| 010            | R2    | R2    | R2   |
| 011            | R3    | R3    | R3   |
| 100            | R4    | R4    | R4   |
| 101            | R5    | R5    | R5   |
| 110            | R6    | R6    | R6   |
| 111            | R7    | R7    | R7   |

# ALU CONTROL

## **Encoding of ALU operations**

| OPR    |                    |        |
|--------|--------------------|--------|
| Select | Operation          | Symbol |
|        |                    |        |
| 00000  | Transfer A         | TSFA   |
| 00001  | Increment A        | INCA   |
| 00010  | ADD A + B          | ADD    |
| 00101  | Subtract A - B     | SUB    |
| 00110  | <b>Decrement A</b> | DECA   |
| 01000  | AND A and B        | AND    |
| 01010  | OR A and B         | OR     |
| 01100  | XOR A and B        | XOR    |
| 01110  | Complement A       | COMA   |
| 10000  | Shift right A      | SHRA   |
| 11000  | Shift left A       | SHLA   |

## Examples of ALU Microoperations

|                            | Symbolic Designation |      |      |             |                     |
|----------------------------|----------------------|------|------|-------------|---------------------|
| Microoperation             | SELA                 | SELB | SELD | OPR         | <b>Control Word</b> |
| R1 ← R2 - R3               | R2                   | R3   | R1   | SUB         | 010 011 001 00101   |
| $R4 \leftarrow R4 \lor R5$ | R4                   | R5   | R4   | OR          | 100 101 100 01010   |
| R6 ← R6 + 1                | R6                   | -    | R6   | INCA        | 110 000 110 00001   |
| R7 ← R1                    | R1                   | -    | R7   | TSFA        | 001 000 111 00000   |
| Output ← R2                | R2                   | -    | None | <b>TSFA</b> | 010 000 000 00000   |
| Output ← Input             | Input                | -    | None | <b>TSFA</b> | 000 000 000 00000   |
| R4 ← shl R4                | R4                   | -    | R4   | SHLA        | 100 000 100 11000   |
| R5 ← 0                     | R5                   | R5   | R5   | XOR         | 101 101 101 01100   |

## REGISTER STACK ORGANIZATION

#### Stack

- Very useful feature for nested subroutines, nested loops control
- Also efficient for arithmetic expression evaluation
- Storage which can be accessed in LIFO
- Pointer: SP
- Only PUSH and POP operations are applicable

Register Stack



## Push, Pop operations

/\* Initially, SP = 0, EMPTY = 1, FULL = 0 \*/

| <u>PUSH</u>                            | <u>POP</u>                              |
|----------------------------------------|-----------------------------------------|
| $SP \leftarrow SP + 1$                 | $DR \leftarrow M[SP]$                   |
| M[SP] ← DR                             | <b>SP ← SP - 1</b>                      |
| If (SP = 0) then (FULL $\leftarrow$ 1) | If (SP = 0) then (EMPTY $\leftarrow$ 1) |
| EMPTY ← 0                              | FULL ← 0                                |

# MEMORY STACK ORGANIZATION

Memory with Program, Data, and Stack Segments



 A portion of memory is used as a stack with a processor register as a stack pointer

- PUSH: SP ← SP - 1

 $M[SP] \leftarrow DR$ 

- POP:  $DR \leftarrow M[SP]$ 

 $SP \leftarrow SP + 1$ 

- Most computers do not provide hardware to check stack overflow (full stack) or underflow(empty stack)

# REVERSE POLISH NOTATION

Arithmetic Expressions: A + B

A + B Infix notation

+ A B Prefix or Polish notation

AB + Postfix or reverse Polish notation

 The reverse Polish notation is very suitable for stack manipulation

## **Evaluation of Arithmetic Expressions**

Any arithmetic expression can be expressed in parenthesis-free Polish notation, including reverse Polish notation



# INSTRUCTION FORMAT

#### **Instruction Fields**

OP-code field - specifies the operation to be performed

Address field - designates memory address(s) or a processor register(s)

Mode field - specifies the way the operand or the effective address is determined

The number of address fields in the instruction format depends on the internal organization of CPU

- The three most common CPU organizations:

#### Single accumulator organization:

```
ADD X /* AC \leftarrow AC + M[X] */
```

#### General register organization:

#### **Stack organization:**

PUSH X /\* TOS 
$$\leftarrow$$
 M[X] \*/ ADD

# THREE, and TWO-ADDRESS INSTRUCTIONS

#### **Three-Address Instructions:**

- Results in short programs
- Instruction becomes long (many bits)

#### **Two-Address Instructions:**

Program to evaluate X = (A + B) \* (C + D):

# ONE, and ZERO-ADDRESS INSTRUCTIONS

#### **One-Address Instructions:**

- Use an implied AC register for all data manipulation
- Program to evaluate X = (A + B) \* (C + D):

```
LOAD
                           /* AC \leftarrow M[A]
ADD
                            /* AC \leftarrow AC + M[B]
                                                      */
STORE
                            /* M[T] \leftarrow AC
                            /* AC \leftarrow M[C]
LOAD
ADD
                            /* AC \leftarrow AC + M[D]
MUL
                            /* AC \leftarrow AC * M[T]
                                                      */
STORE
                            /* M[X] \leftarrow AC
```

#### **Zero-Address Instructions:**

- Can be found in a stack-organized computer
- Program to evaluate  $X = (\tilde{A} + B) * (C + D)$ :

| PUSH | Α | /* TOS ← A */                            |
|------|---|------------------------------------------|
| PUSH | В | /* TOS ← B */                            |
| ADD  |   | /* TOS ← (A + B) */                      |
| PUSH | С | /* TOS ← C $*/$                          |
| PUSH | D | /* TOS ← D */                            |
| ADD  |   | /* TOS ← (C + D) $*$ /                   |
| MUL  |   | /* TOS $\leftarrow$ (C + D) * (A + B) */ |
| POP  | X | /* M[X] ← TOS                            |

## ADDRESSING MODES

### **Addressing Modes:**

- \* Specifies a rule for interpreting or modifying the address field of the instruction (before the operand is actually referenced)
- \* Variety of addressing modes
  - to give programming flexibility to the user
  - to use the bits in the address field of the instruction efficiently

### **Implied Mode**

Address of the operands are specified implicitly in the definition of the instruction

- No need to specify address in the instruction
- EA = AC, or EA = Stack[SP], EA: Effective Address.

#### **Immediate Mode**

Instead of specifying the address of the operand, operand itself is specified

- No need to specify address in the instruction
  - However, operand itself needs to be specified
  - Sometimes, require more bits than the address
  - Fast to acquire an operand

## **Register Mode**

Address specified in the instruction is the register address

- Designated operand need to be in a register
- Shorter address than the memory address
- Saving address field in the instruction
- Faster to acquire an operand than the memory addressing
- EA = IR(R) (IR(R): Register field of IR)

#### **Register Indirect Mode**

Instruction specifies a register which contains the memory address of the operand

- Saving instruction bits since register address is shorter than the memory address
- Slower to acquire an operand than both the register addressing or memory addressing
- EA = [IR(R)] ([x]: Content of x)

#### **Auto-increment or Auto-decrement features:**

Same as the Register Indirect, but:

- When the address in the register is used to access memory, the value in the register is incremented or decremented by 1 (after or before the execution of the instruction)

#### **Direct Address Mode**

Instruction specifies the memory address which can be used directly to the physical memory

- Faster than the other memory addressing modes
- Too many bits are needed to specify the address for a large physical memory space
- EA = IR(address), (IR(address): address field of IR)

### **Indirect Addressing Mode**

The address field of an instruction specifies the address of a memory location that contains the address of the operand

- When the abbreviated address is used, large physical memory can be addressed with a relatively small number of bits
- Slow to acquire an operand because of an additional memory access
- EA = M[IR(address)]

## **Relative Addressing Modes**

The Address fields of an instruction specifies the part of the address (abbreviated address) which can be used along with a designated register to calculate the address of the operand

```
PC Relative Addressing Mode(R = PC)
- EA = PC + IR(address)
```

- Address field of the instruction is short
- Large physical memory can be accessed with a small number of address bits

### **Indexed Addressing Mode**

XR: Index Register:

- EA = XR + IR(address)

## **Base Register Addressing Mode**

BAR: Base Address Register:

- EA = BAR + IR(address)

# ADDRESSING MODES - EXAMPLES



R1 = 400

XR = 100

AC

| Addressing<br>Mode | Effective<br>Address |                            |    | Content of AC |
|--------------------|----------------------|----------------------------|----|---------------|
| Direct address     | 500                  | /* AC ← (500)              | */ | 800           |
| Immediate operan   | d -                  | /* AC ← 500                | */ | 500           |
| Indirect address   | 800                  | $/* AC \leftarrow ((500))$ | */ | 300           |
| Relative address   | 702                  | /* AC ← (PC+500)           | */ | 325           |
| Indexed address    | 600                  | /* AC ← (XR+500)           | */ | 900           |
| Register           | -                    | /* AC ← R1                 | */ | 400           |
| Register indirect  | 400                  | /* AC ← (R1)               | */ | 700           |
| Autoincrement      | 400                  | /* AC ← (R1)+              | */ | 700           |
| Autodecrement      | 399                  | /* AC ← -(R)               | */ | 450           |

| Addres | ss Memory        |
|--------|------------------|
| 200    | Load to AC Mode  |
| 201    | Address = 500    |
| 202    | Next instruction |
|        |                  |
| 399    | 450              |
| 400    | 700              |
|        |                  |
| 500    | 800              |
|        |                  |
| 600    | 900              |
|        |                  |
| 702    | 325              |
|        |                  |
| 800    | 300              |

# DATA TRANSFER INSTRUCTIONS

## **Typical Data Transfer Instructions**

| Name     | Mnemonic |
|----------|----------|
| Load     | LD       |
| Store    | ST       |
| Move     | MOV      |
| Exchange | XCH      |
| Input    | IN       |
| Output   | OUT      |
| Push     | PUSH     |
| Pop      | POP      |

## **Data Transfer Instructions with Different Addressing Modes**

| Mode              | Assembly Convention | Register Transfer                              |
|-------------------|---------------------|------------------------------------------------|
| Direct address    | LD ADR              | $AC \leftarrow M[ADR]$                         |
| Indirect address  | LD @ADR             | $AC \leftarrow M[M[ADR]]$                      |
| Relative address  | LD \$ADR            | $AC \leftarrow M[PC + ADR]$                    |
| Immediate operand | LD #NBR             | AC ← NBR                                       |
| Index addressing  | LD ADR(X)           | $AC \leftarrow M[ADR + XR]$                    |
| Register          | LD R1               | AC ← R1                                        |
| Register indirect | LD (R1)             | AC ← M[R1]                                     |
| Autoincrement     | LD (R1)+            | $AC \leftarrow M[R1], R1 \leftarrow R1 + 1$    |
| Autodecrement     | LD -(R1)            | $R1 \leftarrow R1 - 1$ , $AC \leftarrow M[R1]$ |

# DATA MANIPULATION INSTRUCTIONS

**Three Basic Types: Arithmetic instructions** 

Logical and bit manipulation instructions

**Shift instructions** 

#### **Arithmetic Instructions**

| Name                   | Mnemonic |
|------------------------|----------|
| Increment              | INC      |
| Decrement              | DEC      |
| Add                    | ADD      |
| Subtract               | SUB      |
| Multiply               | MUL      |
| Divide                 | DIV      |
| Add with Carry         | ADDC     |
| Subtract with Borrow   | SUBB     |
| Negate(2's Complement) | NEG      |

#### **Logical and Bit Manipulation Instructions**

| Name              | Mnemonic |
|-------------------|----------|
| Clear             | CLR      |
| Complement        | COM      |
| AND               | AND      |
| OR                | OR       |
| Exclusive-OR      | XOR      |
| Clear carry       | CLRC     |
| Set carry         | SETC     |
| Complement carry  | y COMC   |
| Enable interrupt  | EI       |
| Disable interrupt | DI       |

#### **Shift Instructions**

| Name                    | Mnemonic |
|-------------------------|----------|
| Logical shift right     | SHR      |
| Logical shift left      | SHL      |
| Arithmetic shift right  | SHRA     |
| Arithmetic shift left   | SHLA     |
| Rotate right            | ROR      |
| Rotate left             | ROL      |
| Rotate right thru carry | RORC     |
| Rotate left thru carry  | ROLC     |

## PROGRAM CONTROL INSTRUCTIONS



In-Line Sequencing
(Next instruction is fetched from the next adjacent location in the memory)

Address from other source; Current Instruction, Stack, etc Branch, Conditional Branch, Subroutine, etc

**Program Control Instructions** 

| Name           | Mnemonic |
|----------------|----------|
| Branch         | BR       |
| Jump           | JMP      |
| Skip           | SKP      |
| Cali           | CALL     |
| Return         | RTN      |
| Compare(by - ) | CMP      |
| Test (by AND)  | TST      |

\* CMP and TST instructions do not retain their results of operations(- and AND, respectively). They only set or clear certain Flags.



# CONDITIONAL BRANCH INSTRUCTIONS

| Mnemonic                            | Branch condition        | Tested condition |
|-------------------------------------|-------------------------|------------------|
| BZ                                  | Branch if zero          | Z = 1            |
| BNZ                                 | Branch if not zero      | Z = 0            |
| ВС                                  | Branch if carry         | C = 1            |
| BNC                                 | Branch if no carry      | C = 0            |
| BP                                  | Branch if plus          | S = 0            |
| ВМ                                  | Branch if minus         | S = 1            |
| BV                                  | Branch if overflow      | V = 1            |
| BNV                                 | Branch if no overflow   | V = 0            |
| Unsigned compare conditions (A - B) |                         |                  |
| ВНІ                                 | Branch if higher        | A > B            |
| BHE                                 | Branch if higher or eq  | ual A≥B          |
| BLO                                 | Branch if lower         | A < B            |
| BLOE                                | Branch if lower or equ  | ıal A≤B          |
| BE                                  | Branch if equal         | A = B            |
| BNE                                 | Branch if not equal     | A ≠ B            |
| Signed compare conditions (A - B)   |                         |                  |
| BGT                                 | Branch if greater than  | A > B            |
| BGE                                 | Branch if greater or ed |                  |
| BLT                                 | Branch if less than     | A < B            |
| BLE                                 | Branch if less or equa  | I A≤B            |
| BE                                  | Branch if equal         | A = B            |
| BNE                                 | Branch if not equal     | A≠B              |

## SUBROUTINE CALL AND RETURN

#### SUBROUTINE CALL

Call subroutine
Jump to subroutine
Branch to subroutine
Branch and save return address

#### Two Most Important Operations are Implied;

- \* Branch to the beginning of the Subroutine
  - Same as the Branch or Conditional Branch
- \* Save the Return Address to get the address of the location in the Calling Program upon exit from the Subroutine
  - Locations for storing Return Address:
    - Fixed Location in the subroutine(Memory)
    - Fixed Location in memory
    - In a processor Register
    - In a memory stack
      - most efficient way

```
CALL
SP \leftarrow SP - 1
M[SP] \leftarrow PC
PC \leftarrow EA
RTN
PC \leftarrow M[SP]
SP \leftarrow SP + 1
```

## PROGRAM INTERRUPT

## **Types of Interrupts:**

#### **External interrupts**

External Interrupts initiated from the outside of CPU and Memory

- I/O Device -> Data transfer request or Data transfer complete
- Timing Device -> Timeout
- Power Failure

## **Internal interrupts (Traps)**

Internal Interrupts are caused by the currently running program

- Register, Stack Overflow
- Divide by zero
- OP-code Violation
- Protection Violation

## **Software Interrupts**

Both External and Internal Interrupts are initiated by the computer Hardware. Software Interrupts are initiated by executing an instruction.

- Supervisor Call -> Switching from a user mode to the supervisor mode

-> Allows to execute a certain class of operations which are not allowed in the user mode

## INTERRUPT PROCEDURE

### **Interrupt Procedure and Subroutine Call**

- The interrupt is usually initiated by an internal or an external signal rather than from the execution of an instruction (except for the software interrupt)
- The address of the interrupt service program is determined by the hardware rather than from the address field of an instruction
- An interrupt procedure usually stores all the information necessary to define the state of CPU rather than storing only the PC.

The state of the CPU is determined from;

Content of the PC

Content of all processor registers

Content of status bits

Many ways of saving the CPU state depending on the CPU architectures

# CISC: COMPLEX INSTRUCTION SET

**Historical Background** 

IBM System/360, 1964

- The real beginning of modern computer architecture
- Distinction between Architecture and Implementation
- Architecture: The abstract structure of a computer seen by an assembly-language programmer



Continuing growth in semiconductor memory and microprogramming

- -> A much richer and complicated instruction sets => CISC(Complex Instruction Set Computer)
- Arguments advanced at that time

Richer instruction sets would simplify compilers
Richer instruction sets would alleviate the software crisis

- move as much functions to the hardware as possible
- close Semantic Gap between machine language and the high-level language

Richer instruction sets would improve the architecture quality

# COMPLEX INSTRUCTION SET COMPUTERS: CISC

High Performance General Purpose Instructions

#### Characteristics of CISC:

- 1. A large number of instructions (from 100-250 usually)
- 2. Some instructions that performs a certain tasks are not used frequently.
- 3. Many addressing modes are used (5 to 20)
- 4. Variáble length instruction format.
- 5. Instructions that manipulate operands in memory.

## PHYLOSOPHY OF RISC

Reduce the semantic gap between machine instruction and microinstruction

#### 1-Cycle instruction

Most of the instructions complete their execution in 1 CPU clock cycle - like a microoperation

- \* Functions of the instruction (contrast to CISC)
  - Very simple functions
  - Very simple instruction format
  - Similar to microinstructions
  - => No need for microprogrammed control
- \* Register-Register Instructions
  - Avoid memory reference instructions except **Load and Store instructions**
  - Most of the operands can be found in the registers instead of main memory => Shorter instructions

  - => Uniform instruction cycle
  - => Requirement of large number of registers

<sup>\*</sup> Employ instruction pipeline

# CHARACTERISTICS OF RISC

#### **Common RISC Characteristics**

- Operations are register-to-register, with only LOAD and STORE accessing memory
- The operations and addressing modes are reduced Instruction formats are simple

# CHARACTERISTICS OF RISC

#### **RISC Characteristics**

- Relatively few instructions
- Relatively few addressing modes
- Memory access limited to load and store instructions
- All operations done within the registers of the CPU
- Fixed-length, easily decoded instruction format
- Single-cycle instruction format
- Hardwired rather than microprogrammed control

#### **More RISC Characteristics**

- -A relatively large numbers of registers in the processor unit.
- -Efficient instruction pipeline
- -Compiler support: provides efficient translation of high-level language programs into machine language programs.

## **Advantages of RISC**

- VLSI Realization
- Computing Speed
- Design Costs and Reliability
- High Level Language Support